完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Sheng-Fuen_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorLin, Geeng-Lihen_US
dc.contributor.authorJou, Yeh-Ningen_US
dc.date.accessioned2014-12-08T15:25:06Z-
dc.date.available2014-12-08T15:25:06Z-
dc.date.issued2006en_US
dc.identifier.isbn0-7803-9498-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17477-
dc.identifier.urihttp://dx.doi.org/10.1109/RELPHY.2006.251206en_US
dc.description.abstractThe dependence of device structures and layout parameters on latchup immunity in high-voltage (HV) 40-V CMOS process have been verified with silicon test chips and investigated with device simulation. It was demonstrated that a specific test structure considering the parasitic silicon controlled rectifier (SCR) resulting from isolated asymmetric HV NMOS and HV PMOS has the best latchup immunity. The test structures and simulation methodology proposed in this work can be applied to extract safe and compact design rule for latchup prevention in HV CMOS process. All the test chips are fabricated in a 0.25-mu m 40-V CMOS technology.en_US
dc.language.isoen_USen_US
dc.titleExperimental evaluation and device simulation of device structure influences on latchup immunity in high-voltage 40-V CMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/RELPHY.2006.251206en_US
dc.identifier.journal2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUALen_US
dc.citation.spage140en_US
dc.citation.epage144en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000240855800021-
顯示於類別:會議論文


文件中的檔案:

  1. 000240855800021.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。