完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Sheng-Fu | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.contributor.author | Lin, Geeng-Lih | en_US |
dc.contributor.author | Jou, Yeh-Ning | en_US |
dc.date.accessioned | 2014-12-08T15:25:06Z | - |
dc.date.available | 2014-12-08T15:25:06Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 0-7803-9498-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17477 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/RELPHY.2006.251206 | en_US |
dc.description.abstract | The dependence of device structures and layout parameters on latchup immunity in high-voltage (HV) 40-V CMOS process have been verified with silicon test chips and investigated with device simulation. It was demonstrated that a specific test structure considering the parasitic silicon controlled rectifier (SCR) resulting from isolated asymmetric HV NMOS and HV PMOS has the best latchup immunity. The test structures and simulation methodology proposed in this work can be applied to extract safe and compact design rule for latchup prevention in HV CMOS process. All the test chips are fabricated in a 0.25-mu m 40-V CMOS technology. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Experimental evaluation and device simulation of device structure influences on latchup immunity in high-voltage 40-V CMOS process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/RELPHY.2006.251206 | en_US |
dc.identifier.journal | 2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL | en_US |
dc.citation.spage | 140 | en_US |
dc.citation.epage | 144 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000240855800021 | - |
顯示於類別: | 會議論文 |