標題: The State-of-the-Art Mobility Enhancing Schemes for High-Performance Logic CMOS Technologies
作者: Chung, Steve S.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2008
摘要: In this talk, an overview of the mobility enhancing techniques for high performance/low power CMOS technologies will be introduced first. Three categories of mobility enhancing schemes with global strain, local strain, and hybrid-substrate engineering, will be discussed next. Either nMOSET or pMOSFET has their respective strategies for achieving the best device performance. However, the strain technique has indeed raised reliability issues. Different reliability issues have been observed for different strain technologies. In the past several years, we have paid much more attention on the current performance of these technologies, the device reliability study has not been sufficient in the previous studies. As a consequence, this talk will also address the importance of these mobility enhancing schemes and their impact on the device reliability for advanced CMOS technologies which utilize strain schemes for current enhancement.
URI: http://hdl.handle.net/11536/1874
http://dx.doi.org/10.1109/ICSICT.2008.4734481
ISBN: 978-1-4244-2185-5
DOI: 10.1109/ICSICT.2008.4734481
期刊: 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4
起始頁: 100
結束頁: 104
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000265971000027.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.