完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorChuang, CHen_US
dc.contributor.authorHsu, KCen_US
dc.contributor.authorLo, WYen_US
dc.date.accessioned2014-12-08T15:26:34Z-
dc.date.available2014-12-08T15:26:34Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7695-1562-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/18869-
dc.description.abstractA substrate-triggered technique is proposed to improve ESD Protection efficiency of the stacked-NMOS device in the mixed-voltage I/O circuit. The substrate-triggered technique can further lower the trigger voltage of the stacked-NMOS device to ensure effective ESD protection for the mixed-voltage I/O circuit. The proposed ESD protection circuit with the substrate-triggered technique for 2.5V/3.3V tolerant mixed-voltage I/O circuit has been fabricated and verified in a 0.25-mum salicided CMOS process. Experimental results have confirmed that the HBM ESD robustness of the mixed-voltage I/O circuit can be increased similar to 65% by this substrate-triggered design.en_US
dc.language.isoen_USen_US
dc.titleESD protection design for mixed-voltage I/O circuit with substrate-triggered technique in sub-quarter-micron CMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGNen_US
dc.citation.spage331en_US
dc.citation.epage336en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000175849200054-
顯示於類別:會議論文