Full metadata record
DC FieldValueLanguage
dc.contributor.authorKer, MDen_US
dc.contributor.authorLo, WYen_US
dc.contributor.authorChen, TYen_US
dc.contributor.authorTang, Hen_US
dc.contributor.authorChen, SSen_US
dc.contributor.authorWang, MCen_US
dc.date.accessioned2014-12-08T15:26:51Z-
dc.date.available2014-12-08T15:26:51Z-
dc.date.issued2001en_US
dc.identifier.isbn0-7695-1026-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/19101-
dc.description.abstractAn experimental extraction to find the area-efficient compact layout rules to prevent latchup in bulk CMOS IC's is proposed. The layout rules are extracted from the test patterns with different layout spacings or distances. A new efficient latchup prevention design, by adding the additional internal guard rings between the I/O cells and the internal core circuits, has been successfully proven in a 0.25-mum shallow-trench-isolation (STI) silicided bulk CMOS process. Through detailed experimental verification including temperature effect, the proposed extraction method to define compact layout rules has been established to save the silicon area of CMOS IC's, but still to maintain high enough latchup immunity in bulk CMOS IC's.en_US
dc.language.isoen_USen_US
dc.titleCompact layout rule extraction for latchup prevention in a 0.25-mu m shallow-trench-isolation silicided bulk CMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalINTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGSen_US
dc.citation.spage267en_US
dc.citation.epage272en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000168102000044-
Appears in Collections:Conferences Paper