Full metadata record
DC FieldValueLanguage
dc.contributor.authorTsai, Ming-Fuen_US
dc.contributor.authorTsai, Jen-Huanen_US
dc.contributor.authorFan, Ming-Longen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2014-12-08T15:30:04Z-
dc.date.available2014-12-08T15:30:04Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4577-1728-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/21529-
dc.description.abstractIn this paper, we propose three Current-Latch-based Sense Amplifiers (CLSA) configurations for nanoscale Bulk-CMOS SRAM and several CLSAs using FinFET devices with independently-controlled-gate. Extensive simulations suggest the proposed structures are robust against random offset errors. The proposed CLSA structures feature significant offset suppression capabilities with sigma(offset) reduction up to 74% (76%) in 40nm Bulk-CMOS (25nm FinFET-SOI) technology compared with the conventional CLSA. Meanwhile, up to 27% (52%) shorter sensing delay, 71% (77%) shorter Time-To-Sense and 73% (76%) lower bit-line power consumption are achieved in 40nm Bulk-CMOS (25nm FinFET-SOI). Finally, the proposed CLSA structures significantly enhance the sensing yield and affordable number of cells per bit-line, thus improving the array efficiency hence overall area and performance/power as well.en_US
dc.language.isoen_USen_US
dc.subjectCurrent-Latch-Based Sense Amplifieren_US
dc.subjectYielden_US
dc.subjectOffseten_US
dc.subjectSRAMen_US
dc.subjectFinFETen_US
dc.titleVariation Tolerant CLSAs for Nanoscale Bulk-CMOS and FinFET SRAMen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS)en_US
dc.citation.spage471en_US
dc.citation.epage474en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000316598900119-
Appears in Collections:Conferences Paper