完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLO, SHen_US
dc.contributor.authorLEE, CPen_US
dc.date.accessioned2014-12-08T15:03:47Z-
dc.date.available2014-12-08T15:03:47Z-
dc.date.issued1994-09-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.310100en_US
dc.identifier.urihttp://hdl.handle.net/11536/2332-
dc.description.abstractA two-dimensional transient simulation of the gate lag phenomenon in GaAs MESFET's has been performed. Our results show that the charge exchanges in the population of the surface states at the ungated access region of FET's are responsible for this slow transient phenomenon. The measured ''hole-trap-like'' DLTS signal is directly related to the re-emission of the holes, trapped during the filling pulse. Higher gate pulse can cause more serious lag phenomenon due to larger modulation of surface charge density. Devices with shorter N+-gate spacing and lower surface state densities are shown to have less gate lag effect.en_US
dc.language.isoen_USen_US
dc.titleANALYSIS OF SURFACE-STATE EFFECT ON GATE LAG PHENOMENA IN GAAS-MESFETSen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.310100en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume41en_US
dc.citation.issue9en_US
dc.citation.spage1504en_US
dc.citation.epage1512en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:A1994PE02600003-
dc.citation.woscount47-
顯示於類別:期刊論文


文件中的檔案:

  1. A1994PE02600003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。