標題: | Electrostatic Discharge Protection Design for High-Voltage Programming Pin in Fully-Silicided CMOS ICs |
作者: | Ker, Ming-Dou Chen, Wen-Yi Shieh, Wuu-Trong Wei, I-Ju 電機學院 College of Electrical and Computer Engineering |
關鍵字: | Electrostatic discharge (ESD);voltage programming pin (V(PP)) |
公開日期: | 1-Feb-2011 |
摘要: | For integrated circuits (ICs) with voltage programming pin (V(PP) pin), a voltage higher than the normal power supply voltage of internal circuits is applied on the V(PP) pin to program the read-only memory (ROM). Because of the high programming voltage, the ESD diode placed from I/O pad to V(DD) cannot be applied to such V(PP) pin. In this work, a new ESD protection design is proposed to improve ESD robustness of V(PP) pin with the consideration of the mistriggering issue when V(PP) programming voltage has a fast rise time. In collaboration with the N-well ballast layout, the new proposed ESD protection design implemented in an IC product has been verified in a fully-silicided CMOS process to successfully achieve a high human-body-model ESD protection level of 5 kV. |
URI: | http://dx.doi.org/10.1109/JSSC.2010.2096114 http://hdl.handle.net/11536/25816 |
ISSN: | 0018-9200 |
DOI: | 10.1109/JSSC.2010.2096114 |
期刊: | IEEE JOURNAL OF SOLID-STATE CIRCUITS |
Volume: | 46 |
Issue: | 2 |
起始頁: | 537 |
結束頁: | 545 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.