標題: A CMOS 8-Bit 1.6-GS/s DAC With Digital Random Return-to-Zero
作者: Tseng, Wei-Hsin
Wu, Jieh-Tsorng
Chu, Yung-Cheng
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Current steering;digital-to-analog converter (DAC);digital random return-to-zero (DRRZ);return-to-zero (RZ)
公開日期: 1-一月-2011
摘要: A digital random return-to-zero technique is presented to improve the dynamic performance of current-steering digital-to-analog converters (DACs). To demonstrate the proposed technique, a CMOS 8-bit 1.6-GS/s DAC was fabricated in a 90-nm CMOS technology. The DAC achieves a spurious-free dynamic range better than 60 dB for a sine-wave input up to 460 MHz and better than 55 dB up to 800 MHz. The DAC consumes 90 mW of power.
URI: http://dx.doi.org/10.1109/TCSII.2010.2092823
http://hdl.handle.net/11536/26111
ISSN: 1549-7747
DOI: 10.1109/TCSII.2010.2092823
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
Volume: 58
Issue: 1
起始頁: 1
結束頁: 5
顯示於類別:期刊論文


文件中的檔案:

  1. 000286519800001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。