完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKER, MDen_US
dc.contributor.authorWU, CYen_US
dc.date.accessioned2014-12-08T15:04:09Z-
dc.date.available2014-12-08T15:04:09Z-
dc.date.issued1994-02-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/0038-1101(94)90078-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/2649-
dc.description.abstractA new physical criterion and an analytical timing model for transient latchup in a p-n-p-n structure are developed and verified. In the new physical transient latchup criterion, two new parameters called the large-signal transient current gains of the parasitic vertical and lateral BJTs in the p-n-p-n structure are defined. If their product rather than the forward beta-gain product becomes larger than unity right after triggering and remains larger than unity, the latchup occurs. With the piecewise-linearized device currents of the parasitic BJTs and the averaged junction depletion and diffusion capacitances in the p-n-p-n structure, the large-signal transient current gains are derived as functions of time and device parameters. Moreover, the dynamic behaviors and the associated timing of transient latchup can also be fully characterized. Model calculation results using the developed criterion and timing model agree very well with both SPICE simulation and experimental results. Thus the developed criterion and timing model can be applied to transient latchup analysis and prediction in CMOS ICs.en_US
dc.language.isoen_USen_US
dc.titleTRANSIENT ANALYSIS OF SUBMICRON CMOS LATCHUP WITH A PHYSICAL CRITERIONen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/0038-1101(94)90078-7en_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume37en_US
dc.citation.issue2en_US
dc.citation.spage255en_US
dc.citation.epage273en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1994MU89700006-
dc.citation.woscount3-
顯示於類別:期刊論文