標題: The effect of thermal treatment on device characteristic and reliability for sub-100-nm CMOSFETs
作者: Yeh, WK
Fang, YK
Chen, MC
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: halo;hot-carrier-induced degradation;indium;post-thermal annealing
公開日期: 1-Jun-2004
摘要: The effect of post-thermal annealing after halo implantation on device characteristic and reliability of sub-100-nm CMOSFETs was investigated. We found that the control of annealing time is more efficient than that of annealing temperature with respect to improving the hot-carrier-induced degradation. The best result of device performance and reliability was obtained by a post-thermal annealing treatment performed at medium temperatures (e.g., 900 degreesC) for a longer time (>1 min).
URI: http://dx.doi.org/10.1109/TDMR.2004.826590
http://hdl.handle.net/11536/26745
ISSN: 1530-4388
DOI: 10.1109/TDMR.2004.826590
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 4
Issue: 2
起始頁: 256
結束頁: 262
Appears in Collections:Articles


Files in This Item:

  1. 000223030400016.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.