標題: | An automorphic approach to verification pattern generation for SoC design verification using port-order fault model |
作者: | Wang, CY Tung, SW Jou, JY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | automatic verification pattern generation (AVPG);automorphism;characteristic vector (CV);port-order fault (POF);SoC;superset of all automorphism (SAA);verification |
公開日期: | 1-Oct-2002 |
摘要: | Embedded cores are being increasingly used in the design of large system-on-a-chip (SoC). Because of the high complexity of SoC, the design verification is a challenge for system integrators. To reduce the verification complexity, the port-order fault (POF) model was proposed. It has been used for verifying core-based designs and the corresponding verification pattern generation has been developed. Here, the authors present an automorphic technique to improve the efficiency of the automatic verification pattern generation (AVPG) for SoC design verification based on the POF model. On average, the size of pattern sets obtained on the ISCAS-85 and MCNC benchmarks are 45 % smaller and the run time decreases 16 % as compared with the previous results of AVPG. |
URI: | http://dx.doi.org/10.1109/TCAD.2002.802266 http://hdl.handle.net/11536/28484 |
ISSN: | 0278-0070 |
DOI: | 10.1109/TCAD.2002.802266 |
期刊: | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS |
Volume: | 21 |
Issue: | 10 |
起始頁: | 1225 |
結束頁: | 1232 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.