完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, JHen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorHuang, JDen_US
dc.contributor.authorWei, JSen_US
dc.date.accessioned2014-12-08T15:01:26Z-
dc.date.available2014-12-08T15:01:26Z-
dc.date.issued1997-10-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://hdl.handle.net/11536/287-
dc.description.abstractField Programmable Gate Arrays (FPGA's) are important devices for rapid system prototyping. Roth-Karp decomposition is one of the most popular decomposition techniques for Look-Up Table (LUT)-based FPGA technology mapping. In this paper, we propose a novel algorithm based on Binary Decision Diagrams (BDD's) for selecting good lambda set variables in Roth-Karp decomposition to minimize the number of consumed configurable logic blocks (CLB's) in FPGA's. The experimental results on a set of benchmarks show that our algorithm can produce much better results than the similar works of the previous approaches [1], [4].en_US
dc.language.isoen_USen_US
dc.subjectbinary decision diagramsen_US
dc.subjectequivalent classen_US
dc.subjectRoth-Karp decompositionen_US
dc.subjectLUT-based FPGAen_US
dc.titleA variable partitioning algorithm of BDD for FPGA technology mappingen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE80Aen_US
dc.citation.issue10en_US
dc.citation.spage1813en_US
dc.citation.epage1819en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1997YE24900011-
顯示於類別:會議論文