完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jiang, JH | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.contributor.author | Huang, JD | en_US |
dc.contributor.author | Wei, JS | en_US |
dc.date.accessioned | 2014-12-08T15:01:26Z | - |
dc.date.available | 2014-12-08T15:01:26Z | - |
dc.date.issued | 1997-10-01 | en_US |
dc.identifier.issn | 0916-8508 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/287 | - |
dc.description.abstract | Field Programmable Gate Arrays (FPGA's) are important devices for rapid system prototyping. Roth-Karp decomposition is one of the most popular decomposition techniques for Look-Up Table (LUT)-based FPGA technology mapping. In this paper, we propose a novel algorithm based on Binary Decision Diagrams (BDD's) for selecting good lambda set variables in Roth-Karp decomposition to minimize the number of consumed configurable logic blocks (CLB's) in FPGA's. The experimental results on a set of benchmarks show that our algorithm can produce much better results than the similar works of the previous approaches [1], [4]. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | binary decision diagrams | en_US |
dc.subject | equivalent class | en_US |
dc.subject | Roth-Karp decomposition | en_US |
dc.subject | LUT-based FPGA | en_US |
dc.title | A variable partitioning algorithm of BDD for FPGA technology mapping | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.journal | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | en_US |
dc.citation.volume | E80A | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 1813 | en_US |
dc.citation.epage | 1819 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997YE24900011 | - |
顯示於類別: | 會議論文 |