標題: A variable partitioning algorithm of BDD for FPGA technology mapping
作者: Jiang, JH
Jou, JY
Huang, JD
Wei, JS
交大名義發表
電子工程學系及電子研究所
National Chiao Tung University
Department of Electronics Engineering and Institute of Electronics
關鍵字: binary decision diagrams;equivalent class;Roth-Karp decomposition;LUT-based FPGA
公開日期: 1-十月-1997
摘要: Field Programmable Gate Arrays (FPGA's) are important devices for rapid system prototyping. Roth-Karp decomposition is one of the most popular decomposition techniques for Look-Up Table (LUT)-based FPGA technology mapping. In this paper, we propose a novel algorithm based on Binary Decision Diagrams (BDD's) for selecting good lambda set variables in Roth-Karp decomposition to minimize the number of consumed configurable logic blocks (CLB's) in FPGA's. The experimental results on a set of benchmarks show that our algorithm can produce much better results than the similar works of the previous approaches [1], [4].
URI: http://hdl.handle.net/11536/287
ISSN: 0916-8508
期刊: IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES
Volume: E80A
Issue: 10
起始頁: 1813
結束頁: 1819
顯示於類別:會議論文