標題: | Fabrication of low-temperature poly-Si thin film transistors with self-aligned graded lightly doped drain structure |
作者: | Cheng, HC Lin, CW Cheng, LJ Tseng, CH Chang, TK Peng, YC Wang, WT 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-一月-2002 |
摘要: | A novel approach for fabricating low-temperature poly-Si (LTPS) thin film transistors (TFTs) with self-aligned graded lightly doped drain (LDD) structure was demonstrated. The self-aligned graded LDD structure was formed by side-etching the Al gate under the photoresist followed by excimer laser irradiation for dopant activation and lateral diffusion. The graded LDD poly-Si TFTs exhibited low-leakage-current characteristics without significantly sacrificing driving capability due to the graded dopant distribution in the LDD regions, in which the drain electric field could be reduced. The leakage current of 1 mum graded LDD UPS TFTs at Vds = 5 V and Vgs = -10 V could reach below 1 pA/mum, and the on/off current ratio at Vds = 5 V exceeded 10(7). (C) 2001 The Electrochemical Society. |
URI: | http://dx.doi.org/10.1149/1.1421748 http://hdl.handle.net/11536/29084 |
ISSN: | 1099-0062 |
DOI: | 10.1149/1.1421748 |
期刊: | ELECTROCHEMICAL AND SOLID STATE LETTERS |
Volume: | 5 |
Issue: | 1 |
起始頁: | G1 |
結束頁: | G3 |
顯示於類別: | 期刊論文 |