完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Kang, TK | en_US |
dc.contributor.author | Chen, MJ | en_US |
dc.contributor.author | Liu, CH | en_US |
dc.contributor.author | Chang, YJ | en_US |
dc.contributor.author | Fan, SK | en_US |
dc.date.accessioned | 2014-12-08T15:43:21Z | - |
dc.date.available | 2014-12-08T15:43:21Z | - |
dc.date.issued | 2001-10-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/16.954471 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/29348 | - |
dc.description.abstract | This paper presents a quite comprehensive procedure covering both the stress-induced leakage current (SILC) and oxide breakdown, achieved by balancing systematically the modeling and experimental works. The underlying model as quoted in the literature features three key parameters: the tunneling relaxation time tau, the neutral electron trap density N-t, and the trap energy level E-t. First of all, 7-nm thick oxide MOS devices with wide range oxide areas are thoroughly characterized in terms of the optically induced trap filling, the charge-to-breakdown statistics, the gate voltage developments with the time, and the SILC I-V. The former three are involved together with a percolation oxide breakdown model to build N-t explicitly as function of the stress electron fluence. Then the overall tunneling probability is calculated, with which a best fitting to SILC I-V furnishes tau of 4.0 x 10(-13) s and E-t of 3.4 eV. The extracted tau is found to match exactly that extrapolated from existing data. Such striking consistencies thereby provide evidence that inelastic trap-assisted tunneling (ITAT) is indeed the SILC mechanism. Differences and similarities of the involved physical parameters between different studies are compared as well. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | flash | en_US |
dc.subject | gated-diode | en_US |
dc.subject | inelastic tunneling | en_US |
dc.subject | MOSFET | en_US |
dc.subject | oxide breakdown | en_US |
dc.subject | percolation | en_US |
dc.subject | SILC | en_US |
dc.subject | stress-induced leakage current | en_US |
dc.subject | trap-assisted tunneling | en_US |
dc.title | Numerical confirmation of inelastic trap-assisted tunneling (ITAT) as SILC mechanism | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/16.954471 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 48 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 2317 | en_US |
dc.citation.epage | 2322 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000171349600020 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |