完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKang, TKen_US
dc.contributor.authorChen, MJen_US
dc.contributor.authorLiu, CHen_US
dc.contributor.authorChang, YJen_US
dc.contributor.authorFan, SKen_US
dc.date.accessioned2014-12-08T15:43:21Z-
dc.date.available2014-12-08T15:43:21Z-
dc.date.issued2001-10-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.954471en_US
dc.identifier.urihttp://hdl.handle.net/11536/29348-
dc.description.abstractThis paper presents a quite comprehensive procedure covering both the stress-induced leakage current (SILC) and oxide breakdown, achieved by balancing systematically the modeling and experimental works. The underlying model as quoted in the literature features three key parameters: the tunneling relaxation time tau, the neutral electron trap density N-t, and the trap energy level E-t. First of all, 7-nm thick oxide MOS devices with wide range oxide areas are thoroughly characterized in terms of the optically induced trap filling, the charge-to-breakdown statistics, the gate voltage developments with the time, and the SILC I-V. The former three are involved together with a percolation oxide breakdown model to build N-t explicitly as function of the stress electron fluence. Then the overall tunneling probability is calculated, with which a best fitting to SILC I-V furnishes tau of 4.0 x 10(-13) s and E-t of 3.4 eV. The extracted tau is found to match exactly that extrapolated from existing data. Such striking consistencies thereby provide evidence that inelastic trap-assisted tunneling (ITAT) is indeed the SILC mechanism. Differences and similarities of the involved physical parameters between different studies are compared as well.en_US
dc.language.isoen_USen_US
dc.subjectflashen_US
dc.subjectgated-diodeen_US
dc.subjectinelastic tunnelingen_US
dc.subjectMOSFETen_US
dc.subjectoxide breakdownen_US
dc.subjectpercolationen_US
dc.subjectSILCen_US
dc.subjectstress-induced leakage currenten_US
dc.subjecttrap-assisted tunnelingen_US
dc.titleNumerical confirmation of inelastic trap-assisted tunneling (ITAT) as SILC mechanismen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.954471en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume48en_US
dc.citation.issue10en_US
dc.citation.spage2317en_US
dc.citation.epage2322en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000171349600020-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000171349600020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。