完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShiu, RMen_US
dc.contributor.authorHwang, HYen_US
dc.contributor.authorShann, JJJen_US
dc.date.accessioned2014-12-08T15:43:30Z-
dc.date.available2014-12-08T15:43:30Z-
dc.date.issued2001-09-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/29446-
dc.description.abstractFor CISC microprocessors, the proportion of memory access instructions is relatively high, and a specific address is likely to be accessed repeatedly in a short period of time because of register-to-memory or memory-to-memory instruction set architectures and limited register sets. As superscalar architectures advance, an aggressive scheduling policy for memory access becomes crucial. In this paper, we examine the scheduling policies of loads/stores on CISC superscalar processors and develop an aggressive scheduling policy called preload. The preload scheduling policy allows loads to precede the earlier unsolved pending stores, and delays the checking of conflict and forwarding of data until the data is loaded, thereby allowing greater tolerance of the latency for address generation. Because of its popularity, we focus our attention on the x86 instruction set. Simulation results show that the preload achieves a higher performance in comparison with the traditional scheduling policies such as load bypassing and load forwarding. Furthermore, by reducing the pipeline stages, the preload can achieve even higher performance.en_US
dc.language.isoen_USen_US
dc.subjectCISCen_US
dc.subjectsuperscalaren_US
dc.subjectmemory access orderingen_US
dc.subjectx86 microprocessoren_US
dc.subjectload bypassingen_US
dc.subjectload forwardingen_US
dc.titleAggressive scheduling for memory accesses of CISC superscalar microprocessorsen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume17en_US
dc.citation.issue5en_US
dc.citation.spage787en_US
dc.citation.epage803en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000171597200006-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000171597200006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。