標題: | Two systolic architectures for multiplication in GF(2(m)) |
作者: | Tsai, WC Wang, SJ 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Nov-2000 |
摘要: | Two new systolic architectures are presented fur multiplications in the finite field GF(2(m)). These two architectures are based on the standard basis representation. In Architecture-I, the authors attempt to speed up the operation by using a new partitioning scheme for the basic cell in a straightforward systolic architecture to shorten the clock cycle period. In Architecture-II, they eliminate the one clock cycle gal, between iterations by pairing off the cells of Architecture-I. They compare their architectures with previously proposed systolic architectures and a semi-systolic architecture, and show that their Architecture-I offers the highest speed and Architecture-II the lowest hardware complexity. |
URI: | http://dx.doi.org/10.1049/ip-cdt:20000785 http://hdl.handle.net/11536/30167 |
ISSN: | 1350-2387 |
DOI: | 10.1049/ip-cdt:20000785 |
期刊: | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES |
Volume: | 147 |
Issue: | 6 |
起始頁: | 375 |
結束頁: | 382 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.