完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorChang, HHen_US
dc.date.accessioned2014-12-08T15:45:35Z-
dc.date.available2014-12-08T15:45:35Z-
dc.date.issued2000-03-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/S0038-1101(99)00247-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/30667-
dc.description.abstractThe lateral SCR devices used in CMOS on-chip ESD protection circuits are reviewed. Such SCR devices had been found to be accidentally triggered by noise pulses when the ICs are operated in the application systems. A cascoded design is therefore proposed to safely apply the LVTSCR devices for whole-chip ESD protection in CMOS ICs without causing unexpected operation errors or latchup danger. The temperature dependence on the holding voltage of the cascoded LVTSCRs has been investigated in detail. From the experimental verification, the cascoded LVTSCRs can be fully turned on within a time below 20 ns. The ESD robustness per layout area of the three-cascoded LVTSCRs can be 0.83 V/mu m(2) in a 0.35-mu m silicide CMOS process without using the extra silicide-blocking and ESD-implant masks, whereas the ESD robustness of the gate-grounded NMOS is only 0.25 V/mu m(2). Such cascoded LVTSCRs with a tunable holding voltage greater than VDD can provide CMOS ICs with effective component-level ESD protection but without causing catchup danger if it is accidentally triggered by the system-level overshooting or undershooting noise pulses. (C) 2000 Elsevier Science Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleCascoded LVTSCR with tunable holding voltage for ESD protection in bulk CMOS technology without latchup dangeren_US
dc.typeArticleen_US
dc.identifier.doi10.1016/S0038-1101(99)00247-6en_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume44en_US
dc.citation.issue3en_US
dc.citation.spage425en_US
dc.citation.epage445en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000085469300006-
dc.citation.woscount16-
顯示於類別:期刊論文


文件中的檔案:

  1. 000085469300006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。