完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorWu, Ming-Huaen_US
dc.date.accessioned2014-12-08T15:47:56Z-
dc.date.available2014-12-08T15:47:56Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2657-7en_US
dc.identifier.issn1063-6404en_US
dc.identifier.urihttp://hdl.handle.net/11536/32009-
dc.identifier.urihttp://dx.doi.org/10.1109/ICCD.2008.4751835en_US
dc.description.abstractInterconnect delay and low power are two of the main issues in nano technology. Buffer insertion during routing effectively reduces interconnect delay; power state management and multiple supply voltage significantly lower power consumption. However, buffering without considering power states in multiple supply voltage designs may cause the signal integrity problem. This paper first considers power states into buffered tree construction. Based on a hierarchical approach combined with dynamic programming, we can simultaneously minimize power, satisfy timing constraints and maintain signal integrity.en_US
dc.language.isoen_USen_US
dc.titlePower-State-Aware Buffered Tree Constructionen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ICCD.2008.4751835en_US
dc.identifier.journal2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGNen_US
dc.citation.spage21en_US
dc.citation.epage26en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000266685600004-
顯示於類別:會議論文


文件中的檔案:

  1. 000266685600004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。