完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Kuo, Chien-Nan | en_US |
dc.contributor.author | Yan, Tzu-Chao | en_US |
dc.date.accessioned | 2014-12-08T15:48:14Z | - |
dc.date.available | 2014-12-08T15:48:14Z | - |
dc.date.issued | 2010-10-01 | en_US |
dc.identifier.issn | 1531-1309 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/LMWC.2010.2060260 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/32148 | - |
dc.description.abstract | A 60 GHz injection-locked frequency tripler is designed to improve spectral purity with spur suppression of the fundamental and the even-order harmonics. Several circuit designs are utilized in the harmonic current injection circuit to maximize the third-order harmonic and minimize the undesired harmonic current outputs, including notch filters and a capacitive cross-coupled transistor pair. With the input signal of 0.5 dBm at 19.7 GHz, the harmonic rejection ratios of the fundamental, and the second-order achieve 31.3 dBc, and 45.8 dBc, respectively. Implemented in 0.13 mu m CMOS technology, the core circuit consumes power of 9.96 mW with 1.2 V supply voltage. The entire die occupies an area of 985 x 866 mu m(2) | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Capacitive cross-coupling | en_US |
dc.subject | frequency tripler | en_US |
dc.subject | injection-locking | en_US |
dc.subject | notch filter | en_US |
dc.title | A 60 GHz Injection-Locked Frequency Tripler With Spur Suppression | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/LMWC.2010.2060260 | en_US |
dc.identifier.journal | IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS | en_US |
dc.citation.volume | 20 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 560 | en_US |
dc.citation.epage | 562 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000283376200010 | - |
dc.citation.woscount | 5 | - |
顯示於類別: | 期刊論文 |