完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKuo, Chien-Nanen_US
dc.contributor.authorYan, Tzu-Chaoen_US
dc.date.accessioned2014-12-08T15:48:14Z-
dc.date.available2014-12-08T15:48:14Z-
dc.date.issued2010-10-01en_US
dc.identifier.issn1531-1309en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LMWC.2010.2060260en_US
dc.identifier.urihttp://hdl.handle.net/11536/32148-
dc.description.abstractA 60 GHz injection-locked frequency tripler is designed to improve spectral purity with spur suppression of the fundamental and the even-order harmonics. Several circuit designs are utilized in the harmonic current injection circuit to maximize the third-order harmonic and minimize the undesired harmonic current outputs, including notch filters and a capacitive cross-coupled transistor pair. With the input signal of 0.5 dBm at 19.7 GHz, the harmonic rejection ratios of the fundamental, and the second-order achieve 31.3 dBc, and 45.8 dBc, respectively. Implemented in 0.13 mu m CMOS technology, the core circuit consumes power of 9.96 mW with 1.2 V supply voltage. The entire die occupies an area of 985 x 866 mu m(2)en_US
dc.language.isoen_USen_US
dc.subjectCapacitive cross-couplingen_US
dc.subjectfrequency tripleren_US
dc.subjectinjection-lockingen_US
dc.subjectnotch filteren_US
dc.titleA 60 GHz Injection-Locked Frequency Tripler With Spur Suppressionen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LMWC.2010.2060260en_US
dc.identifier.journalIEEE MICROWAVE AND WIRELESS COMPONENTS LETTERSen_US
dc.citation.volume20en_US
dc.citation.issue10en_US
dc.citation.spage560en_US
dc.citation.epage562en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000283376200010-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000283376200010.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。