標題: | A parallel structure for CMOS four-quadrant analog multipliers and its application to a 2-GHz RF downconversion mixer |
作者: | Hsiao, SY Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | analog multiplier;low voltage;RF mixer;wireless communication |
公開日期: | 1-六月-1998 |
摘要: | A parallel structure for a CMOS four-quadrant analog multiplier is proposed and analyzed. By applying differential input signals to a set of combiners, the multiplication function can be implemented. Based on the proposed structure, a low-voltage high-performance CMOS four-quadrant analog multiplier is designed and fabricated by 0.8-mu m N-well double-poly-double-metal CMOS technology, Experimental results have shown that, under a single 1.2-V supply voltage, the circuit has 0.89% linearity error and 1.1% total harmonic distortion under the maximum-scale input 500-mV(P-P) at both multiplier inputs. The -3-dB bandwidth is 2.2 MHz and the dc current is 2.3 mA, By using the proposed multiplier as a mixer-core and connecting a newly designed output buffer, a CMOS RF downconversion mixer is designed and implemented by 0.5-mu m single-poly-double-metal N-well CMOS technology. The experimental results have shown that, under 3-V supply voltage and 2-dBm LO power, the mixer has -1-dB conversion gain, 2.2-GHz input bandwidth, 180- MHz output bandwidth, and 22-dB noise figure. Under the LO frequency 1.9 GHz and the total de current 21 mA, the third order input intercept point is +7.5 dBm and the input 1-dB compression point is -9 dBm. |
URI: | http://dx.doi.org/10.1109/4.678647 http://hdl.handle.net/11536/32580 |
ISSN: | 0018-9200 |
DOI: | 10.1109/4.678647 |
期刊: | IEEE JOURNAL OF SOLID-STATE CIRCUITS |
Volume: | 33 |
Issue: | 6 |
起始頁: | 859 |
結束頁: | 869 |
顯示於類別: | 期刊論文 |