Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | GUO, JI | en_US |
dc.contributor.author | LIU, CM | en_US |
dc.contributor.author | JEN, CW | en_US |
dc.date.accessioned | 2014-12-08T15:04:46Z | - |
dc.date.available | 2014-12-08T15:04:46Z | - |
dc.date.issued | 1992-10-01 | en_US |
dc.identifier.issn | 1057-7130 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/82.199898 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/3268 | - |
dc.description.abstract | In this paper, the efficient memory-based VLSI arrays and the accompanied new design approach for the discrete Fourier transform (DFT) and discrete cosine transform (DCT) are presented. The DFT and DCT are formulated as cyclic convolution forms and mapped into linear arrays which characterize small numbers of I/O channels and low I/O bandwidth. Since the multipliers consume much hardware area, the presented designs utilize small ROM's and adders to implement the multiplications, which is based on good data arrangements exploiting the number properties of the transform kernels. Moreover, the ROM size can be reduced effectively by arranging the data in our designs appropriately. Typically, to perform 1-D N-point DFT and DCT, the arrays need N X 2L words of ROM only. Compared to the conventional distributed arithmetic architectures which should require N X 2N words of ROM, much memory can be saved if N is greater than L, which occurs in most DFT applications. To summarize, the presented arrays outperform others in the architectural topology (local and regular connection), computing speeds, hardware complexity, the number of I/O channels, and I/O bandwidth. They take the advantages of both systolic arrays and the memory-based architectures. | en_US |
dc.language.iso | en_US | en_US |
dc.title | THE EFFICIENT MEMORY-BASED VLSI ARRAY DESIGNS FOR DFT AND DCT | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/82.199898 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | en_US |
dc.citation.volume | 39 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 723 | en_US |
dc.citation.epage | 733 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1992KQ20600004 | - |
dc.citation.woscount | 51 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.