標題: New insight into the degradation mechanism of nitride spacer with different post-oxide in submicron LDD n-MOSFET's
作者: Yih, CM
Wang, CL
Chung, SS
Wu, CC
Tan, W
Wu, HJ
Pi, S
Huang, D
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: hot carrier reliability;silicon nitride spacer;CVD oxide;oxide charge generation;submicron LDD MOSFET
公開日期: 1-Mar-1998
摘要: In this paper, the hot carrier degradation mechanisms in lightly-doped drain (LDD) n-MOS devices with silicon nitride spacer have been investigated. A low temperature chemical vapor deposited (CVD) SiO2 oxide is used as a post-oxide between source/drain surface and the nitride spacer. The gated-diode measurement in combination with the gate-induced drain leakage (GIDL) current measurement techniques have been used to analyze the stress-induced interface state and oxide charges. For the first time, it was found that the oxide charge but not the interface state generation in the post oxide will dominate the device drain current degradation. Moreover, the CVD post oxide with N-2 annealing has been proposed which is able to effectively suppress the generation of oxide charges and significantly improve the device hot carrier reliability. The scaling of gate oxide thickness and the optimization of source/drain junction to improve the device reliability are also demonstrated.
URI: http://dx.doi.org/10.1143/JJAP.37.1035
http://hdl.handle.net/11536/32748
ISSN: 0021-4922
DOI: 10.1143/JJAP.37.1035
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS
Volume: 37
Issue: 3B
起始頁: 1035
結束頁: 1040
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000073664900002.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.