標題: | 一個使用緩衝器插入且考量連線延遲的單源扇出最佳化 A Single Source Fanout Optimization Using Buffer Insertion Considering Interconnect Delay |
作者: | 吳國富 Wu, Kuo-Fu 李育民 Lee, Yu-Min 電機學院IC設計產業專班 |
關鍵字: | 緩衝器插入;扇出;連線延遲;buffer insertion;fanout;interconnect delay |
公開日期: | 2009 |
摘要: | 隨著半導體設備的複雜度持續的發展,電子設計自動化工具的效能及積體電路設計流程必須著重所有的奈米問題。緩衝器插入是用來改善時序問題效能先進科技技術。扇出最佳化在時序最佳化中是一個基礎的問題。在這篇論文中,我們採取緩衝器插入技術且考量連線延遲來解決單源扇出最佳化問題。 As the complexity of the semiconductor device continues to explode, the EDA tool performance and IC design flows are necessary to address all nanometer issues. Buffer insertion is the state-of-the-art technology, which is used to improve the performance of the timing issue. Fanout optimization is a fundamental problem in timing optimization. In this thesis, considering the interconnect delay , we will adopt the buffer insertion technique to solve the single source fanout optimization problem. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT079395527 http://hdl.handle.net/11536/40700 |
Appears in Collections: | Thesis |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.