标题: | 高可靠度奈米级静态随机存取记忆体设计: 可靠度分析与改善技术 Robustness of Nano-Scale SRAM Design: Reliability and Tolerance Techniques |
作者: | 杨皓义 Yang, Hao-I 黄威 Hwang, Wei 电子研究所 |
关键字: | 静态随机存取记忆体;可靠度;SRAM;Reliabilty |
公开日期: | 2011 |
摘要: | 本论文针对高可靠度奈米级随机存取记忆体提出分析与讨论,并提出可改善奈米级随机存取记忆体可靠度的技术。我们特别着重分析偏压温度效应与闸极崩毁两种现象对采用功率闸的奈米级随机存取记忆体所可能产生的影响,我们分析的范围包括记忆体单元的稳定度与被写入能力、记忆体的读写路径、时序控制电路、和功率闸等。研究分析结果显示,若功率闸受到偏压温度效应或闸极崩毁影响,则将会严重的影响记忆体的稳定度;若时序控制电路受到偏压温度效应响,则将导致记忆体的读写效率下降。基于以上分析研究结果,我们更提出改善记忆体可靠的方法与技术:我们提出利用两种不同厚度的功率闸来延长功率闸的闸极寿命,一方面使闸极崩毁较不容易发生,另一方面也可以维持功率闸的效率与一般单种厚度功率闸相同;我们也提出降低偏压温度效应对奈米级随机存取记忆体的方法,例如使用两种不同临界电压的记忆体单元、采用可维持资料的功率闸技术来减少记忆体阵列的跨压。我们也更进一步地提出可在低电压可操作的记忆体单元,此记忆体单元共由八个电晶体所组成,藉由交叉式选取与适应性的需接地端电位控制,此记忆体单元不会被读写运作时产生的杂讯所干扰;藉由蒙地卡罗发法的分析,我们所提出的记忆体较一般传统的记忆体在杂讯边界上有约1.2倍的改善。我们也利用联电55nm标准CMOS制程完成一个512Kb的验证晶片,这个验证晶片的大小为1100.3×1434.50 um2。量测结果显示,我们所提出的设计可以正常的操作于1.5V至0.6V之间,在不同的操作电压下,此验证晶片的最高可操作频率范围分别为:在1.5V 下的1.143GHz至1.2V的943MHz与0.6V 下的209MHz。 This thesis discusses the reliability and tolerance techniques for the robust nanoscale SRAM design. It provides comprehensive analyses on the impacts of Bias Temperature Instability (BTI) and gate-oxide breakdown on power-gated SRAMs, including the stability and Write-ability of cells, Read/Write access paths, replica timing control circuits, and the data-retention power-gating devices. We show that the degradation of power-gating switches induced by BTI or gate-oxide breakdown significantly affects the stability of SRAM arrays. The degradation of timing control circuits caused by BTI results in SRAM performance decreasing. Moreover, based on these analyses, the degradation tolerance techniques are also presented. We provide the dual gate-oxide thickness power-switch to improve the time-to-dielectric-breakdown (TBD) of the power-switch while maintaining the performance without side effect. We also present some techniques to mitigate SRAM degradation induced by BTI, including dual-VTH cells, and the banking data-retention power-gating technique to reduce the stress voltage during Standby mode. Furthermore, a low VMIN disturb-free 8T SRAM cell with cross-point Write structure and adaptive VVSS control is introduced. The Monte Carlo simulation results show that the proposed 8T cell improve Static Noise Margin about 120% comparing with the conventional 6T cell. A 512Kb test chip is implemented in UMC 55nm Standard Performance (SP) CMOS technology, and the chip area is 1100.3×1434.50 um2. The measurement results demonstrate operating frequency of 1.143GHz at 1.5V, 943MHz at 1.2V, and 209MHz at 0.6V. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT079411834 http://hdl.handle.net/11536/40722 |
显示于类别: | Thesis |