標題: The electrical characteristics of the amorphous silicon thin film transistors with dual intrinsic layers
作者: Tsai, JW
Cheng, HC
Chou, A
Su, FC
Luo, FC
Tuan, HC
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Aug-1997
摘要: The amorphous silicon thin film transistors (a-Si:H TFTs) with dual intrinsic layers, namely, a bottom a-Si:H deposited at a low deposition rate and an upper layer at a high deposition rate, were investigated to improve the manufacturing throughput. It was found that the high deposition rate for the upper layer resulted in high density of states and low mobility and high threshold voltage. Although a-Si:H TFTs with high deposition rates for the upper layer still had an I-on/I-off ratios higher than 10(6) and saturation mobility higher than 0.4 cm(2)/V s, the deposition rates of 1786 and 3340 Angstrom/min exhibited a significant current crowding and led to low mobility and on-current in the linear region. On the other hand, a-Si:H TFTs with deposition rate of 1170 Angstrom/min for the upper layer achieved similar characteristics as those with single layer deposited at deposition rate of 482 Angstrom/min. Furthermore, the stress stability for deposition rate of 1170 Angstrom/min also showed a threshold voltage shift similar to that of a single-layer one. This indicated that the deposition rate of the upper layer for dual-layer a-Si:H TFTs must be properly chosen for applications in high resolution LCDs.
URI: http://hdl.handle.net/11536/424
ISSN: 0013-4651
期刊: JOURNAL OF THE ELECTROCHEMICAL SOCIETY
Volume: 144
Issue: 8
起始頁: 2929
結束頁: 2932
Appears in Collections:Articles


Files in This Item:

  1. A1997XT45300064.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.