標題: | VLSI architecture for the low-computation cycle and power-efficient recursive DFT/IDFT design |
作者: | Van, Lan-Da Lin, Chin-Teng Yu, Yuan-Chu 資訊工程學系 電控工程研究所 教務處 Department of Computer Science Institute of Electrical and Control Engineering Office of Academic Affairs |
關鍵字: | channel density;high density voice over packet;high throughput;low-computation cycle;power efficiency;recursive DFT/IDFT |
公開日期: | 1-Aug-2007 |
摘要: | In this paper, we propose one low-computation cycle and power-efficient recursive discrete Fourier transform (DFT)/inverse DFT (IDFT) architecture adopting a hybrid of input strength reduction, the Chebyshev polynomial, and register-splitting schemes. Comparing with the existing recursive DFF/IDFI' architectures, the proposed recursive architecture achieves a reduction in computation-cycle by half. Appling this novel low-computation cycle architecture, we could double the throughput rate and the channel density without increasing the operating frequency for the dual tone multi-frequency (DTMF) detector in the high channel density voice over packet (VoP) application. From the chip implementation results, the proposed architecture is capable of processing over 128 channels and each channel consumes 9.77 mu W under 1.2 V@20MHz in TSMC 0.13 IP8M CMOS process. The proposed VLSI implementation shows the power-efficient advantage by the low-computation cycle architecture. |
URI: | http://dx.doi.org/10.1093/ietfec/e90-a.8.1644 http://hdl.handle.net/11536/4274 |
ISSN: | 0916-8508 |
DOI: | 10.1093/ietfec/e90-a.8.1644 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E90A |
Issue: | 8 |
起始頁: | 1644 |
結束頁: | 1652 |
Appears in Collections: | Conferences Paper |