标题: 矽化镍及锗化镍之金属闸极在电晶体上的研究
Fully NiSi and NiGe Dual Metal Gates on MOS devices
作者: 林祺穆
Chi-Mu Lin
荆鳯德
Albert Chin
电子研究所
关键字: 金属闸极;metal gate
公开日期: 2003
摘要: 由于多晶矽本身的特性符合现今闸极制造技术,因此以它当作电晶体闸极电极材料己长达数十年的时间。然而,当元件尺寸缩微到100奈米层级时,以多晶矽为闸极技术的一些问题则日趋严重,像闸极空乏和硼会穿隧氧化层进入到通道中之效应。使用金属来当做闸极电极也许是解决上述问题的唯一方法,以金属材料做为闸极不但可解决闸极空乏和硼穿隧氧化层等效应,且可大大的降低闸极电阻值。
我们分别制造矽化镍及锗化镍之金属闸极在N型及P型电晶体上,以1.9奈米厚之氧化矽或为其闸极介电质,其经由平带电压所粹取之功函数分别为4.55及5.2电子伏特,符合ITRS所宣称要求的功函数。新发展出来的锗化镍闸极有着与矽化镍相同的低温制造优点。在我们的量测结果中,发现闸极空乏的现象并没有发生是我们形成全金属矽化物证据,此外,其电子、电洞的移动力亦达到标准元件移动力的水准。
在传统的电晶体结构中,使用高介电系数介电质来当作闸极介电质也是电晶体缩微的趋势之一。但临界电压的位移及电子移动力下降等现象已被发现并提出,可能是由于高介电系数介电质和多晶矽在介面的不相容特性而造成,因此,高介电系数氧化铝/矽及以矽化镍和锗化镍为金属闸极之元件也被一并制作来做比较。在低温不超过500度的制程环境相当适合于高介电系数介电质的整合,以利于减少介面的反应、介电质的结晶,及氧分子穿隧介电质和矽基板之介面。
Since the characteristic of poly-silicon is suitable for gate electrode in current VLSI technology, it has been used as the MOSFET gate material for decades. However, as MOS devices are scaled into the sub-100 nm regime, poly-Si gate technology issues such as gate depletion and boron penetration become more problematic. Using the metal as gate electrode may be the only one gateway to solve these problems. A metal gate material not only eliminates the gate depletion and boron penetration effects, but also greatly reduces the gate sheet resistance.
We have fabricated the fully silicided NiSi and germanided NiGe dual gates N- and P-MOSFETs on 1.9 nm thick SiO2 gate dielectric. The extracted work functions of fully NiSi and NiGe gates were 4.55 and 5.2 eV respectively, which was corresponds to the International Technology Roadmap for Semiconductors (ITRS) requirements of work function for N- and P-MOSFET. The newly developed fully germanided NiGe gate has the same advantage of its low temperature formation as fully silicided NiSi. In our measurement, poly depletion effect phenomenon was not observed which is the evidence of fully silicide or germanide was formed. Additionally, the fully silicided NiSi and germanided NiGe gates MOSFETs show electron and hole mobilities close to universal mobility model values.
Using high-κ dielectric as gate insulator is also the scaling trend for traditional MOS structure. Shifting threshold voltage and degrading electron mobility phenomenon were observed and proposed in many literatures since high-κ dielectrics and polysilicon gates were incompatible in their interface. Therefore, high-κ Al2O3/Si n- and p-MOSFETs with fully silicided NiSi and germanided NiGe dual gates are also fabricated for comparing. The low process of maximum 500oC RTA is ideal for high-κ gate dielectric integration to minimize the interface reaction, high-κ crystallization, and oxygen penetration in high-κ/Si MOSFETs.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009111537
http://hdl.handle.net/11536/42990
显示于类别:Thesis