完整後設資料紀錄
DC 欄位語言
dc.contributor.author易育聖en_US
dc.contributor.authorYu-Sheng Yien_US
dc.contributor.author黃宇中en_US
dc.contributor.authorYu-Chung Huangen_US
dc.date.accessioned2014-12-12T01:35:52Z-
dc.date.available2014-12-12T01:35:52Z-
dc.date.issued2003en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009111629en_US
dc.identifier.urihttp://hdl.handle.net/11536/43913-
dc.description.abstract現今有許多的應用是必須同時結合微控制器與數位信號處理器的功能,因此在單晶片系統的環境下整合這兩個智產(IP),同時用來處理控制及信號結合的工作是非常重要的課題。本論文為了維持數位信號處理器的高效能,數位信號處理器的時脈週期將高於系統的時脈週期,以提升其運算速度,達到加速計算的目的。 本論文中,選擇DR8051為系統的微控制器,ADSP2188為系統的數位訊號處理器,並根據ARM公司所提出的SoC匯流排AMBA架構及協定來整合數位訊號處理器及微控制器。本論文除了設計微控制器及數位訊號處理器的轉換器(wrapper)來符合AMBA匯流排的協定外,還包含了直接記憶體存取、同步動態記憶體控制器及AMBA架構一些基本的元件﹕仲裁器、解碼器與橋接器等模組,以達到一基本的單晶片系統。最後利用微控制器控制數位訊號處理器執行一個離散傅立葉轉換(DFT)的程式,並從微控制器來監控最後執行的結果。 整個架構是以硬體描述語言VHDL(Very High Speed Integration Circuit Hardware Description Language)撰寫完成,並利用Xilinx公司Virtex Ⅱ xc2v6000型之FPGA晶片實現整個系統,系統時脈週期可達48MHZ,數位信號處理器時脈週期可達75MHZ。zh_TW
dc.description.abstractMany applications nowadays must be combined the function of microcontroller and DSP simultaneously,so it is a very important topic to combine the two IP , DSP and microcontroller ,in SoC system to process the control and signal work simultaneously. In order to maintain the high efficiency of DSP,this thesis will use higher clock cycle time of DSP than that of system to promote operating rate and achieve the goal of acceleration. In this thesis,we choose the DR8051 as our microcontroller and the ADSP2188 as our DSP. We also choose the architecture and protocol of AMBA which ARM Corporation proposed to integrate DSP and microcontroller.In order to build a basic SoC system,We not only design the microcontroller wrapper and the DSP wrapper in AMBA protocol,but also design DMA,SDRAM controller and some basic units in AMBA﹕Arbiter、Decoder and Bridge ,etc. Finally, by using microcontroller, we can control the DSP to execute a DFT program and monitor the result through the microcontroller. This architecture is accomplished by Hardware Description Language VHDL. The whole system is realized by Xilinx Corporation Virtex Ⅱ xc2v6000 FPGA. The clock cycle time of system can reach 48MHZ,The clock cycle time of DSP can reach 75MHZ.en_US
dc.language.isozh_TWen_US
dc.subject轉換器zh_TW
dc.subject微控制器zh_TW
dc.subject數位信號處理器zh_TW
dc.subject單晶片系統zh_TW
dc.subjectwrapperen_US
dc.subjectmicrocontrolleren_US
dc.subjectDSPen_US
dc.subjectSoCen_US
dc.titleARM匯流排介面之設計zh_TW
dc.titleAn Interface Design of the ARM Busen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 162901.pdf
  2. 162902.pdf
  3. 162903.pdf
  4. 162904.pdf
  5. 162905.pdf
  6. 162906.pdf
  7. 162907.pdf
  8. 162908.pdf
  9. 162909.pdf
  10. 162910.pdf
  11. 162911.pdf
  12. 162912.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。