Full metadata record
DC FieldValueLanguage
dc.contributor.author莊介銘en_US
dc.contributor.authorChuang, Chieh-Mingen_US
dc.contributor.author陳昌居en_US
dc.contributor.authorChen, Chang-Jiuen_US
dc.date.accessioned2014-12-12T01:52:26Z-
dc.date.available2014-12-12T01:52:26Z-
dc.date.issued2011en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079855620en_US
dc.identifier.urihttp://hdl.handle.net/11536/48358-
dc.description.abstract最近幾年多核心處理器已經為主流趨勢,我們甚至可以看到有些處理器擁有著167顆核心,而這些處理器主要是用來處理數位訊號相關的資料,這些資料量不僅相當的大並且需要一個有效率的元件去進行傳輸。我們提出了一個資料記憶體處理元件來處理多核心處理器內資料的往來,這個元件一方面是負責打包封包以及解封包,另一方面也是跟外面的路由器溝通的一個界面,當有資料需要往外傳輸時會一律通過這個資料記憶體處理元件。最後,我們將這個元件以及非同步雙道超大指令字組處理器做串連,並完成了多核心的非同步處理器。zh_TW
dc.description.abstractIn recent years, the number of computing resources in a single chip has been enormously increased. One of the mulicore processors even has 167 cores in the processor, and the purpose of these kinds of processors is used to process digital data. As we know the digital data are massive, we need an efficient way to transfer these data. We propose a data memory unit to process the data transferring between different core and global memory. This data memory unit not only packs and unpacks the data packet but also plays the role of communicating with router. All the packets which are sent out to router or received from router are processed by this unit, it is also a interface. We finally finish a multicore processor, we connect these Asynchronous two-way VLIW cores with this data memory unit.en_US
dc.language.isozh_TWen_US
dc.subject非同步zh_TW
dc.subject直接記憶體存取zh_TW
dc.subject網路介面zh_TW
dc.subjectasynchronousen_US
dc.subjectDMAen_US
dc.subjectDirect Memory Accessen_US
dc.subjectNetwork Interfaceen_US
dc.title非同步雙通道超大指令字組多處理器之資料記憶體元件與網路介面設計zh_TW
dc.titleData Memory Unit & Network Interface for Asynchronous Two-Way VLIW Multicore Processoren_US
dc.typeThesisen_US
dc.contributor.department資訊科學與工程研究所zh_TW
Appears in Collections:Thesis