標題: | Wide duty cycle range synchronous mirror delay designs |
作者: | Sheng, D. Chung, C. -C. Lee, C. -Y. 電機工程學系 Department of Electrical and Computer Engineering |
公開日期: | 4-三月-2010 |
摘要: | A wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz. |
URI: | http://dx.doi.org/10.1049/el.2010.3047 http://hdl.handle.net/11536/5734 |
ISSN: | 0013-5194 |
DOI: | 10.1049/el.2010.3047 |
期刊: | ELECTRONICS LETTERS |
Volume: | 46 |
Issue: | 5 |
起始頁: | 338 |
結束頁: | U4857 |
顯示於類別: | 期刊論文 |