标题: | 全晶圆积体电子式固态硬碟布局设计 The Layout Design of Wafer Scale Integration Solid State Disks |
作者: | 黄永忠 Yong-Zhong Huang 张明峰 Ming-Feng Chang 资讯科学与工程研究所 |
关键字: | 全晶圆积体;电源分布;时脉分布;电子式硬碟;WSI;Power Distribution;Clock Distribution;SSD |
公开日期: | 1994 |
摘要: | 全晶圆积体(Wafer Scale Integration)是在使用整个晶圆去设计一个电 路系统的方法。WSI相对于一般VLSI有下列优点:低耗电、小体积、高速 度(较短的内部接线)及较低的整体花费。但由于布局面积的扩大使一些 问题变得非常重要;例如功率的消耗及时脉的同步问题,在全晶圆积体的 设计上已成为整个系统效能的关键问题。另一个重要的问题是容错能力的 考虑,如何去避开有缺陷的单元且有较高的收获率(harvest rate)也是全 晶圆积体可行与否的因素。全晶圆的固态硬碟的制作是在一晶圆上布满相 同的记忆体模组,并以容错连结连接之,因此我们可以避开在生产过程中 产生的瑕疵电路而不会影响整个系统的动作。在本论文中,我们将描述全 晶圆积体电子式固态硬碟的布局。电子式硬碟是由晶圆上的相同记忆体模 组组成。记忆体模组是采用回圈式容错连结方式连接,它提供简单的重组 程序而且能有高的收获率。模组中也提供了内建的测试指令,所以系统的 测试能以管道的方式进行,以减低整体的测试时间。我们也利用国科会 CIC提供的支援制作了一颗包含四个模组的电子式硬碟实验原型晶片。我 们采用SPICE程式来模拟三种电源布局方式,五种时脉布局方式。我们假 设每个模组的容量为16Mb,模组的布局面积为48mm2,功率消耗为33mA。 一个五寸的晶圆上共包含196个模组。模拟的结果显示电源和地线的宽度 至少要500μm,才能提供稳定的电源供应。在五种时脉布局方式中,宽主 干线-连结次缓冲器的方式有最好的效能;它的最大相位差为2.80ns,升/ 降缘时间为2.98ns/ 2.62ns。我们也描述了全晶圆积体电子式固态硬碟的 布局。在一个单一晶圆上,电子式硬碟的容量为392MB,资料传输频宽大 约为6MB /sec。 Wafer Scale Integration(WSI) uses an entire wafer to implement a digital system. WSI offers many advantages such as lower power consumption, small volume, high speed , and low system costs. However due to large layout area of a wafer, some design issues critical, such as power distribution, and clock synchronization. Another important design issue of WSI design is defect-tolerant abilities. How to bypass defect modules and to harvest as many good module as possible is the key problem for WSI design. In this thesis, the layout design of a WSI Solid- State Disks(SSD) is described. The SSD consisted of identical memory modules on a wafer. The memory modules are interconnected by a loop-based defect-tolerant linear array interconnection. Which offers simple reconfiguration procedure and yet high harvest rate. Verification commands are also implemented in the module so that system testing can be done in a pipelining fashion to reduce the overall testing time. A prototype IC which consists of four modules is fabricated under the support of CIC, NSC. Spice simulations are also used to evaluate three schemes of power distribution. and five schemes of clock distribution. We assume that each module has the capacity of 16Mb, the area of 48mm2, and the current dissipation of 33mA. A 5-inch wafer can contains 196 modules. The simulation results show that the width of the power and ground line must at least 500um to support a stable power supply. Among the five schemes of clock distribution, wide- trunk with separate sub-buffers approach offers the best performance; the clock skew is less than 2.8ns, the rising/ falling time is 2.98ns/2.62ns. The layout design of the WSI SSD is also described. As a single wafer, the SSD design provides 392 MB capacity, and its data transfer bandwidth is estimated at 6 MB/sec. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT830392067 http://hdl.handle.net/11536/58992 |
显示于类别: | Thesis |