完整後設資料紀錄
DC 欄位語言
dc.contributor.author林憶霞en_US
dc.contributor.authorLin, Yei-Shyaen_US
dc.contributor.author施敏en_US
dc.contributor.authorSze Simon-Minen_US
dc.date.accessioned2014-12-12T02:15:34Z-
dc.date.available2014-12-12T02:15:34Z-
dc.date.issued1995en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT840430053en_US
dc.identifier.urihttp://hdl.handle.net/11536/60654-
dc.description.abstract在這篇論文裡,利用模擬研究在SOI(Silicon on Insulator)結構下 的0.1um nMOSFET元件之特性,其目的在為未來深次微米SOI元件設計及製 造提供一個參考.我們可由結果看出臨界電壓與矽膜厚度間的關係及其隨 不同摻雜濃度變數的變化.另外,研究中亦顯示了加入負的 Interface - Fixed - Charge可降低 subthreshold swing , 並提高臨界電壓( threshold voltage) 的值, 因此有助於減少漏電流的產生.最後, 我們針 對SOI的不足提出改進的方法. The device design considerations of 0.1um nMOSFET in SOI (Silicon on Insulator) structure , are proposed by simulation in this thesis. The purposeof this study is to provide the reference for future design and process of the deep - submicron SOI device. We can see the threshold voltage dependence onthe silicon film thickness and variant doping concentration. Besides, this study shows the effect of interface fixed - charge. The negative interface fixed-charge not only reduce the subthreshold swing (S.S.), but also increase the threshold voltage; as a result, the off leakage current can be decreased. Finally, we provide some suggestions to improve the characteristics of the device.zh_TW
dc.language.isozh_TWen_US
dc.subject深次微米zh_TW
dc.subject臨界電壓zh_TW
dc.subject矽膜厚度zh_TW
dc.subjectSOIen_US
dc.subjectMEDICIen_US
dc.subjectdeep-submicronen_US
dc.subjectdesignen_US
dc.subjectfixed-chargeen_US
dc.title深次微米SOI元件相關特性之研究zh_TW
dc.titleThe Characteristics of 0.1um nMOSFET Device in SOI Structureen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文