完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 陳志輝 | en_US |
dc.contributor.author | Chen, Zhi-Hui | en_US |
dc.contributor.author | 陳明哲 | en_US |
dc.contributor.author | Chen, Ming-Zhe | en_US |
dc.date.accessioned | 2014-12-12T02:18:18Z | - |
dc.date.available | 2014-12-12T02:18:18Z | - |
dc.date.issued | 1996 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT854428005 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/62490 | - |
dc.description.abstract | TDDB and latch-up in deep submicron CMOS are studied in this thesis. TDDB is discussed in the Part A with emphasis on developing a simulator for instrinsic and B-mode oxide failures. The Part B investigates CMOS latch-up and concentrates on the modeling of the holding point. In the Part A, a C-language program is developed to simulate the TDDB distribution of ultra- thin oxides based on the work by R. Degraeve et al. in 1995. Basic concepts of Monte-Carlo method and some parameters for the simulation are discussed in more detail. Combining the program with the concept of oxide thinning by J. C. Lee et al., a new idea is proposed to simulate the statistical distribution of B- mode oxide failures. The modeling of the holding point in the Part B is based on a physically-based analytical model considering conductivity modulation and base push-outby J. A. Seitchik et al. in 1987. The internal behavior of parasitic SCR in CMOS circuits is studied completely by a two-dimensional device simulator. With the help of the above two results, a compact model for the holding voltage is constructed. Then incorporating a structure-oriented holding current formula into this model, a compact, closed-form expression for the holding voltage is produced. Finally, a full model for the holding point is developed. It is surprising that the full model can explain the temperature behavior of latch-up very well. Both of the compact and full models are thoroughly judged by experimental results. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.subject | 時間介電崩潰 | zh_TW |
dc.subject | 鎖定 | zh_TW |
dc.subject | 蒙地卡羅方法 | zh_TW |
dc.subject | 維持電壓 | zh_TW |
dc.subject | 基底推出 | zh_TW |
dc.subject | 導電率調變 | zh_TW |
dc.subject | 電子工程 | zh_TW |
dc.subject | TDDB | en_US |
dc.subject | latch-up | en_US |
dc.subject | Monte-Carlo method | en_US |
dc.subject | holding voltage | en_US |
dc.subject | base push-out | en_US |
dc.subject | conductivity modulation | en_US |
dc.subject | ELECTRONIC-ENGINEERING | en_US |
dc.title | 深次微米CMOS時間介電崩潰及鎖定之研究 | zh_TW |
dc.title | A Study of TDDB and Latch-up in Deep Submicron CMOS | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |