完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorHuang, Shih-Haoen_US
dc.contributor.authorWu, Guo-Weien_US
dc.contributor.authorLiu, Chuan-Changen_US
dc.contributor.authorHuang, Yang-Tungen_US
dc.contributor.authorChiu, Chin-Fongen_US
dc.contributor.authorChang, Wen-Hsuen_US
dc.contributor.authorJuang, Ying-Zongen_US
dc.date.accessioned2014-12-08T15:09:08Z-
dc.date.available2014-12-08T15:09:08Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1359-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/6968-
dc.description.abstractThis paper presents the design of a 3.125 Gbps monolithic CMOS optical receiver, integrating a photo detector, a transimpedance amplifier, and a post limiting amplifier on a single chip. The optical receiver is capable of delivering 420 mV(PP) to 50 Omega output load after optical to electrical conversion. High speed operation is achieved by utilizing spatial modulated light (SML) detector and adaptive analog equalizer. Implemented in a 0.18 mu m CMOS technology, the total power dissipation is 175 mW. The chip size is 0.7 mm(2).en_US
dc.language.isoen_USen_US
dc.titleA 3.125 Gbps CMOS fully integrated optical receiver with adaptive analog equalizeren_US
dc.typeArticleen_US
dc.identifier.journal2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage396en_US
dc.citation.epage399en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000253273200100-
顯示於類別:會議論文