Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.contributor.author | Huang, Shih-Hao | en_US |
dc.contributor.author | Wu, Guo-Wei | en_US |
dc.contributor.author | Liu, Chuan-Chang | en_US |
dc.contributor.author | Huang, Yang-Tung | en_US |
dc.contributor.author | Chiu, Chin-Fong | en_US |
dc.contributor.author | Chang, Wen-Hsu | en_US |
dc.contributor.author | Juang, Ying-Zong | en_US |
dc.date.accessioned | 2014-12-08T15:09:08Z | - |
dc.date.available | 2014-12-08T15:09:08Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-1359-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/6968 | - |
dc.description.abstract | This paper presents the design of a 3.125 Gbps monolithic CMOS optical receiver, integrating a photo detector, a transimpedance amplifier, and a post limiting amplifier on a single chip. The optical receiver is capable of delivering 420 mV(PP) to 50 Omega output load after optical to electrical conversion. High speed operation is achieved by utilizing spatial modulated light (SML) detector and adaptive analog equalizer. Implemented in a 0.18 mu m CMOS technology, the total power dissipation is 175 mW. The chip size is 0.7 mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.title | A 3.125 Gbps CMOS fully integrated optical receiver with adaptive analog equalizer | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 396 | en_US |
dc.citation.epage | 399 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000253273200100 | - |
Appears in Collections: | Conferences Paper |