完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Shih-Hung | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:09:16Z | - |
dc.date.available | 2014-12-08T15:09:16Z | - |
dc.date.issued | 2009-07-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2009.2021359 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7075 | - |
dc.description.abstract | MOS-triggered silicon-controlled rectifier (SCR) devices have been reported to achieve efficient on-chip electrostatic discharge (ESD) protection in deep-submicrometer CMOS technology. The channel length of the embedded MOS transistor in the MOS-triggered SCR device dominates the trigger mechanism and current distribution to govern the trigger voltage, holding voltage, on resistance, second breakdown current, and ESD robustness of the MOS-triggered SCR device. The embedded MOS transistor in the MOS-triggered SCR device should be optimized to achieve the most efficient ESD protection in advanced CMOS technology. In addition, the layout style of the embedded MOS transistor can be adjusted to improve the MOS-triggered SCR device for ESD protection. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Electrostatic discharge (ESD) | en_US |
dc.subject | ESD protection | en_US |
dc.subject | silicon-controlled rectifiers (SCRs) | en_US |
dc.title | Optimization on MOS-Triggered SCR Structures for On-Chip ESD Protection | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2009.2021359 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 56 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 1466 | en_US |
dc.citation.epage | 1472 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000267433800014 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |