标题: 低电压容错快取记忆体之低耗能存取延迟最佳化
Elastic Cache: Leverage Latency to Minimize Energy on Low-Voltage Fault-Tolerant Cache
作者: 余永晖
Yu, Yung-Hui
陈添福
Chen, Tien-Fu
资讯科学与工程研究所
关键字: 低电压快取记忆体;容错;制程变异;能源效率;可靠度;延迟察觉;Low Voltage Cache;Fault-Tolerant;Process variation;Energy efficiency;Reliability;Latency aware
公开日期: 2013
摘要: 随着制成缩小使不断增加的电晶体临界电压变异引发SRAM可靠度和变异性的问题,且行动装置和未来高度整合的系统晶片为了满足耗能限制,其工作电压必须下降。然而快取记忆体在低电压下容易受干扰而不稳定,甚至会错误使其无法使用,且记忆体存取的延迟变异度在新制程下的分布又更加分散。所以在目前记忆体已占据大部分的处理器耗能的情况下,解决可靠度是现今与未来几年的快取记忆体设计中最大的挑战。本篇论文提出一个可变延迟时间存取的快取记忆体不仅为了解决低电压下的容错问题,并针对变异性做改善,以达到最佳化存取延迟时间来实现优于最差条件(worst-case)的设计原则,使其有更佳的耗能与效能表现。实验结果显示,本篇论文所提出的架构在0.5伏特提高14%的工作频率下,比起最差条件可以缩小11%的平均记忆体存取时间和6%的耗能。或者,可在不增加耗能的状况下,能有高于最差条件工作频率20%的表现。
The ever-increasing transistor threshold-voltage (Vth) variation caused by process technologies shrink brings the variability and reliability issues in SRAM cells. To keep power limitations, scaling down the supply voltage is inevitable in mobile devices and future chips. However, caches become susceptible even fail in low voltages, and the distribution of access latencies increases in new technology nodes. To deal with the respectable power of SRAM in modern processors, the memory reliability wall poses a major challenge in cache design nowadays and continues for years to come. This thesis proposes a variable-latency cache not only for fault-tolerant, but aiming at the variability issues. It leverages latency to achieve better-than-worst-case designs for minimizing energy and improving performance. The experimental results show that Elastic cache reduces 11% average-memory-access time and 6% energy consumption when using 14% higher frequency than worst-case design at 0.5V, and can perform 20% faster frequency without energy loss.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT070056056
http://hdl.handle.net/11536/73359
显示于类别:Thesis