標題: | Low-power instruction cache architecture using pre-tag checking |
作者: | Cheng, Shi-You Huang, Juinn-Dar 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2007 |
摘要: | In this paper, we propose a low-power instruction cache architecture utilizing three techniques two-phased cache, sequential access indicator for tag-memory access skipping, and a new proposed technique named pre-tag checking. By these techniques, significant portion of tag-memory and data-memory accesses can be eliminated to reduce the power consumption. The experimental results show that the proposed instruction cache architecture can reduce about 54% power consumption compared to the conventional one for an 8KB two-way set associative cache. |
URI: | http://hdl.handle.net/11536/7667 |
ISBN: | 978-1-4244-0582-4 |
期刊: | 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS |
起始頁: | 83 |
結束頁: | 86 |
顯示於類別: | 會議論文 |