完整後設資料紀錄
DC 欄位語言
dc.contributor.author張懷仁en_US
dc.contributor.authorWhai-Ren Changen_US
dc.contributor.author溫瓌岸en_US
dc.contributor.authorDr.Kuei-Ann Wenen_US
dc.date.accessioned2014-12-12T02:52:09Z-
dc.date.available2014-12-12T02:52:09Z-
dc.date.issued2006en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009311664en_US
dc.identifier.urihttp://hdl.handle.net/11536/78136-
dc.description.abstract本論文提出以CORDIC為核心的IEEE802.15.3a接收器為設計目標的等化器設計與實現。並利用平行化及管線化(pipeline)結構,設計出具有高速以及低複雜度的等化器,其輸出量最快可達到655百萬取樣。為了能完成完整的UWB模擬及研究。我們根據S-V通道模型,以及Intel提出的室內通道模型,建構出UWB所需的通道模型。在演算法方面,以CORDIC為核心的通道估測演算法,以及通道估測誤差修補演算法被推導出,並驗證其複雜度低於一般的演算法。同時,在CMOS.18製程下以SYNOSYS ASTRO完成macro設計。zh_TW
dc.description.abstractIn this thesis, we proposed a high speed Equalizer for CORDIC based inner receiver, including modulation, FFT/IFFT, synchronization and equalization. By the parallel and pipeline design, the proposed design, based on the specification of IEEE 802.15.3a Ultra Wideband system, has good speed performance and low complexity. The throughput can achieves 655M samples per second. In order to fully simulation the UWB system, a channel model base on S-V model and Intel proposed channel model are built and verification. We proposed a CORDIC based channel estimation and channel estimation error tracking algorithm with low computation complexity. Also, the macro design in CMOS.18μm with core size 1470 x 1470 um2 is applied with SYNOPSYS ASTROen_US
dc.language.isoen_USen_US
dc.subject等化器zh_TW
dc.subject超寬頻zh_TW
dc.subjectequalizeren_US
dc.subjectcordicen_US
dc.subjectUWBen_US
dc.title用於UWB之CORDIC based 等化器設計zh_TW
dc.titleCORDIC based Equalizer for Ultra-Wide band systemen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 166401.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。