Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 巫仁傑 | en_US |
dc.contributor.author | Wu Jen Chieh | en_US |
dc.contributor.author | 陳昌居 | en_US |
dc.contributor.author | Chang-Jiu Chen | en_US |
dc.date.accessioned | 2014-12-12T02:55:09Z | - |
dc.date.available | 2014-12-12T02:55:09Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT009317555 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/78765 | - |
dc.description.abstract | 非同步的電路設計可以很自然的解決同步電路設計的缺點,像是頻率歪斜,耗電量,..等等的問題.但是目前使用非同步電路設計最大的問題就在於能使用的輔助設計工具不夠多. PIC18是由Microchip公司所開發出來的一系列8位元RISC架構的微控制器.應用於許多嵌入式系統的設計. 我們的目標就是利用非同步電路的方式設計出與PIC18指令集相容的微處理器. 同時也加入了管線的設計,以增加處理器的效能. 設計的工具我們選擇使用Verilog HDL. 最後我們模擬及驗證設計的正確性以效能. | zh_TW |
dc.description.abstract | Asynchronous design has a potential of solving some problems in synchronous design, such as clock skew and higher power consumption. However, the difficulty for asynchronous design is lack of CAD tools. PIC18 is a serious of the 8-bit RISC architecture microcontroller developed by Microchip Technology Inc.. It is widely used in many embedded system designs. Our goal is to design an asynchronous microprocessor compatible with PIC18 instruction sets. To increase the performance, the processor uses micropipeline design style. The design tool we choose is Verilog. Finally, the simulations show the correctness of the function and performance of its operation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 非同步 | zh_TW |
dc.subject | asynchronous | en_US |
dc.subject | PIC18 | en_US |
dc.title | 管線化非同步PIC18微控制器之實作 | zh_TW |
dc.title | A Novel Asynchronous Implementation of Pipelined PIC18 Microcontroller | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
Appears in Collections: | Thesis |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.