标题: 离散时间单回路积分三角类比数位转换器之功率损耗模型建立与针对非对称数位用户回路终端机应用之电路设计
Building the power consumption model of discrete time single-loop multi-bit sigma-delta ADC and designing the circuit for ADSL-CO (central office) application
作者: 徐基恩
陈福川
电控工程研究所
关键字: 三角类比数位转换器;功率损耗模型;sigma-delta ADC;power consumption model
公开日期: 2006
摘要: 在本篇论文中,我们建立了积分三角类比数位转换器的功率消耗模型,而我们把功率消耗模型分成类比功率消耗模型和数位功率消耗模型两个部份,类比功率消耗模型包括积分器功率消耗模型、量化器功率消耗模型、数位类比转换器功率消耗模型;数位功率消耗模型包括时脉产生器功率消耗模型和开关功率消耗模型。
我们针对非对称数位用户回路终端机应用来做电路设计。我们选择的电路架构为离散时间单回路单一位元积分三角类比数位转换器来实现非对称数位用户回路终端机。
In this work, we build the power consumption model of discrete time single-loop multi-bit sigma-delta ADC, and the power consumption model of discrete time single-loop multi-bit sigma-delta ADC can be divided into two parts. The one is the analog power consumption model, and the other is the digital power consumption model. The analog power consumption model includes the integrator power consumption model, the Quantizer power consumption model and the DAC power consumption model. The digital power consumption model includes the clock driver power consumption model and the switch power consumption model.
We design the circuit for ADSL-CO (central office) application. And we used the discrete time single-loop single -bit sigma-delta ADC architecture to simulate.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009412589
http://hdl.handle.net/11536/80723
显示于类别:Thesis


文件中的档案:

  1. 258901.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.