完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Teng-Hungen_US
dc.contributor.authorDung, Lan-Rongen_US
dc.date.accessioned2014-12-08T15:11:13Z-
dc.date.available2014-12-08T15:11:13Z-
dc.date.issued2008-07-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2008.916450en_US
dc.identifier.urihttp://hdl.handle.net/11536/8608-
dc.description.abstractThis paper presents a 14-bit cascaded sigma-delta modulator for broadband telecommunication applications. The modulator is a 2-1-1 cascaded architecture that employs a resonator-based topology in the first stage, three tri-level quantizers, and two different pairs of reference voltages. As shown in the experimental result, for a 2.5-MHz signal bandwidth, the modulator achieves a dynamic range of 86 dB and a peak signal-to-noise and distortion ratio of 78.5 dB with an oversampling ratio of 16. The proposed modulator including reference voltage buffers and bandgap circuitry dissipates 62.5 mW from a 2.5-V supply. The active area is 1.2-mm(2) in a 0.25-mu m CMOS technology.en_US
dc.language.isoen_USen_US
dc.subjectAnalog-to-digital conversionen_US
dc.subjectbroadband telecommunicationen_US
dc.subjectMASHen_US
dc.subjectresonator-based topologyen_US
dc.subjectsigma-delta (Sigma Delta) modulationen_US
dc.titleFourth-Order Cascaded Sigma Delta Modulator Using Tri-Level Quantization and Bandpass Noise Shaping for Broadband Telecommunication Applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2008.916450en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume55en_US
dc.citation.issue6en_US
dc.citation.spage1722en_US
dc.citation.epage1732en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000257711600031-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. 000257711600031.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。