標題: | Process and characteristics of fully silicided source/drain (FSD) thin-film transistors |
作者: | Lin, Chia-Pin Hsiao, Yi-Hsuan Tsui, Bing-Yue 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | implant-to-silicide (ITS);silicide;thin-film transistor (TFT) |
公開日期: | 1-Dec-2006 |
摘要: | In this paper, high-performance fully silicided source/drain (FSD) thin-film transistors (TFTs) with FSD and ultrashort source/drain extension (SDE) fabricated by the implantto-silicide (ITS) technique are studied thoroughly. Using the ITS technique, not only the implantation damage but also the silicide spiking is avoided so that the thermal budget can be decreased obviously. The offstate current (I-off) of the FSD TFTs is equal to (n-channel) or smaller than (p-channel) that of the conventional TFTs. At onstate, due to the FSD and the SDE structure, the parasitic resistance of the S/D region and the carrier-injection resistance between silicide and channel are reduced. Therefore, superior onstate/offstate current ratio can be obtained. The influences of annealing temperature and time are also examined in this paper. A 600 degrees C/30-s rapid thermal annealing is sufficient to diffuse and activate dopants and, then, fabricate high-performance FSD TFTs. Excellent short-channel behavior of the FSD TFT is also confirmed. To conclude, the high-performance FSD TFT with low parasitic resistance fabricated by low-thermal-budget process is very promising for active-matrix liquid-crystal display, active-matrix organic light-emitting-diode display, and system-on-panel applications. |
URI: | http://dx.doi.org/10.1109/TED.2006.885651 http://hdl.handle.net/11536/11461 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2006.885651 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 53 |
Issue: | 12 |
起始頁: | 3086 |
結束頁: | 3094 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.