標題: | A 3.12 pJ/bit, 19-27 Gbps Receiver with 2 Tap-DFE Embedded Clock and Data Recovery |
作者: | Hong, Zheng-Hao Chen, Wei-Zen 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | CTLE;DFE;CDR;PLL |
公開日期: | 2014 |
摘要: | A 19-27-Gb/s receiver comprising of a continuous time linear equalizer (CTLE) followed by a 2 tap decision feedback equalizer embedded clock and data recovery circuit is implemented. The hybrid CDR is operated at half rate, which is incorporated into a broad band PLL to facilitate ISI and jitter suppression over wide band operation. A quadrature relaxation type oscillator is proposed to provide the sampling phases without bulky inductors. Fabricated in a 40 nm CMOS technology, the whole receiver manifests a high energy efficiency of 3.12pJ/bit at 27 Gbps operation to compensate 20 dB channel loss at Nyquist frequency. The core area is 0.09 mm(2) only. |
URI: | http://hdl.handle.net/11536/135870 |
ISBN: | 978-1-4799-4089-9 |
期刊: | 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) |
起始頁: | 277 |
結束頁: | 280 |
顯示於類別: | 會議論文 |