標題: | Layer-Aware Design Partitioning for Vertical Interconnect Minimization |
作者: | Huang, Ya-Shih Liu, Yang-Hsiang Huang, Juinn-Dar 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | through-silicon via (TSV);3D integration technology;layering;partitioning |
公開日期: | 2011 |
摘要: | Three-dimensional (3D) design technology, which has potential to significantly improve design performance and ease heterogeneous system integration, has been extensively discussed in recent years. This emerging technology allows stacking multiple layers of dies and typically resolves the vertical inter-layer connection issue by through-silicon vias (TSVs). However, TSVs also occupy significant silicon estate as well as incur reliability problems. Therefore, the deployment of TSVs must be very judicious in 3D designs. In this paper, we propose an iterative layer-aware partitioning algorithm, named iLap, for TSV minimization in 3D structures. iLap iteratively applies multi-way min-cut partitioning to gradually divide a given design layer by layer in the bottom-up fashion. Meanwhile, iLap also properly fulfills a specific I/O pad constraint incurred by 3D structures to further improve its outcome. Experimental results show that iLap can reduce the number of TSVs by about 35% as compared to several existing state-of-the-art methods. We believe a good TSV-minimized 3D partitioning solution can serve as a good starting point for further tradeoff operations between TSV count and wirelength. |
URI: | http://hdl.handle.net/11536/15131 http://dx.doi.org/10.1109/ISVLSI.2011.16 |
ISBN: | 978-0-7695-4447-2 |
ISSN: | 2159-3477 |
DOI: | 10.1109/ISVLSI.2011.16 |
期刊: | 2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) |
起始頁: | 144 |
結束頁: | 149 |
顯示於類別: | 會議論文 |