標題: Evaluation of NC-FinFET Based Subsystem-Level Logic Circuits Using SPICE Simulation
作者: You, Wei-Xiang
Su, Pin
Hu, Chenming
電子工程學系及電子研究所
國際半導體學院
Department of Electronics Engineering and Institute of Electronics
International College of Semiconductor Technology
關鍵字: negative-capacitance field-effect transistor (NCFET);MFIS-type NCFET;Landau-Khalamikov (L-K) equation;FinFET;dynamic adder;logic circuits;PTL
公開日期: 1-Jan-2018
摘要: This work examines the metal-ferroelectricinsulator-semiconductor (MFIS) negative-capacitance FinFET (NC-FinFET) based VLSI subsystem-level logic circuits. With the aid of a short-channel NC-FinFET compact model, we confirm the functionality and determine the standby-power/switching-energy/delay performance of logic circuits (5-stage inverter and 4-bit Manchester carry-chain (MCC) adder) employing 14nm ULP NC-FinFETs versus FinFETs. We show that the inverse V-ds-dependency of threshold voltage (V-T), also known as the negative DIBL, of NCFET is not only acceptable but also beneficial for the speed performance of both the static and pass-transistor logic (PTI.) circuits, especially for the PTI, at low V-DD.
URI: http://hdl.handle.net/11536/151719
ISBN: 978-1-5386-7627-1
ISSN: 2573-5926
期刊: 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S)
起始頁: 0
結束頁: 0
Appears in Collections:Conferences Paper