標題: An 8.8-GS/s 8b Time-Interleaved SAR ADC with 50-dB SFDR Using Complementary Dual-Loop-Assisted Buffers in 28nm CMOS
作者: Wang, X. Shawn
Chan, Chi-Hang
Du, Jieqiong
Wong, Chien-Heng
Li, Yilei
Du, Yuan
Kuan, Yen-Cheng
Hu, Boyu
Chang, Mau-Chung Frank
交大名義發表
National Chiao Tung University
公開日期: 1-一月-2018
摘要: This paper presents an 8.8 GS/s 16-way time-interleaved asynchronous SAR ADC fabricated in 28-nm CMOS technology. A two-level 2x8 master-slave hierarchical interleaved architecture is employed. A complementary dual-loop-assisted buffer is proposed to achieve both high linearity and bandwidth with low power. This time-interleaved ADC achieves 38.4-dB SNDR and 50-dB SFDR with a Nyquist input at 8.8 GS/s sampling rate and consumes 83.4 mW, resulting in a 140 fJ/conv.-step Walden FOM with buffers.
URI: http://hdl.handle.net/11536/153335
ISBN: 978-1-5386-4545-1
ISSN: 1529-2517
期刊: PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC)
起始頁: 88
結束頁: 91
顯示於類別:會議論文