完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Kuo-Chiangen_US
dc.contributor.authorChen, Yu-Wenen_US
dc.contributor.authorKuo, Yu-Tingen_US
dc.contributor.authorLiu, Chih-Weien_US
dc.date.accessioned2014-12-08T15:30:06Z-
dc.date.available2014-12-08T15:30:06Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-0219-7en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/21580-
dc.description.abstractThis paper presents a power-efficient computing platform for hearing aids. The proposed platform composes four heterogeneous processing elements. Each processing element includes one tiny RISC processor and several power-efficient hardwired accelerators. The hardwired accelerators integrate static floating-point and truncated multiplier to improve signal-to-noise ratio and reduce computational complexity. Compared to the post-truncate multiplication in FIR filter, the proposed static floating-point datapath reduces 50.8% area and improves 2.2 dB SNR simultaneously.en_US
dc.language.isoen_USen_US
dc.titleA Low Power Hearing Aid Computing Platform Using Lightweight Processing Elementsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012)en_US
dc.citation.spage2785en_US
dc.citation.epage2788en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000316903702245-
顯示於類別:會議論文