完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Kuo-Chiang | en_US |
dc.contributor.author | Chen, Yu-Wen | en_US |
dc.contributor.author | Kuo, Yu-Ting | en_US |
dc.contributor.author | Liu, Chih-Wei | en_US |
dc.date.accessioned | 2014-12-08T15:30:06Z | - |
dc.date.available | 2014-12-08T15:30:06Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-0219-7 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21580 | - |
dc.description.abstract | This paper presents a power-efficient computing platform for hearing aids. The proposed platform composes four heterogeneous processing elements. Each processing element includes one tiny RISC processor and several power-efficient hardwired accelerators. The hardwired accelerators integrate static floating-point and truncated multiplier to improve signal-to-noise ratio and reduce computational complexity. Compared to the post-truncate multiplication in FIR filter, the proposed static floating-point datapath reduces 50.8% area and improves 2.2 dB SNR simultaneously. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Low Power Hearing Aid Computing Platform Using Lightweight Processing Elements | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | en_US |
dc.citation.spage | 2785 | en_US |
dc.citation.epage | 2788 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000316903702245 | - |
顯示於類別: | 會議論文 |