標題: | ESD protection design for mixed-voltage I/O buffer with substrate-triggered circuit |
作者: | Ker, MD Hsu, HC 電機學院 College of Electrical and Computer Engineering |
關鍵字: | electrostatic discharge (ESD);stacked nMOS;substrate-triggered technique;mixed-voltage I/O |
公開日期: | 1-Jan-2005 |
摘要: | A substrate-triggered technique is proposed to improve the electrostatic discharge (ESD) robustness of a stacked-nMOS device in the mixed-voltage I/O circuit. The substrate-triggered technique can further lower the trigger voltage of a stacked-nMOS device to ensure effective ESD protection for mixed-voltage I/O circuits. The proposed ESD protection circuit with substrate- triggered design for a 2.5-V/3.3-V-tolerant mixed-voltage I/O circuit has been fabricated and verified in a 0.25-mum salicided CMOS process. The substrate-triggered circuit for a mixed-voltage I/O buffer to meet the desired circuit application in different CMOS processes can be easily adjusted by using HSPICE simulation. Experimental results have confirmed that the human-body-model (HBM) ESD robustness of a mixed-voltage I/O circuit can be increased similar to60% by this substrate-triggered design. |
URI: | http://dx.doi.org/10.1109/TCSI.2004.840105 http://hdl.handle.net/11536/24569 |
ISSN: | 1057-7122 |
DOI: | 10.1109/TCSI.2004.840105 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume: | 52 |
Issue: | 1 |
起始頁: | 44 |
結束頁: | 53 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.